Abstract
This paper introduces a new folding amplifier in a folding and interpolating 10-b ADC. The amplifier consists of current mirrors and differential stages. Only one current source is exploited in cascaded differential pairs, which reduces the power consumption significantly. In the folding circuit, the interpolation is implemented with a current division technique. An experiment of the amplifier in 10-b folding signal has been integrated in a single-poly four-metal 0.35µm CMOS process. The simulation in 10-b folding ADC shows that power consumption is 225mW at the sampling speed of 250Msample/s and the power supply of 3.3V. The preliminary experiment indicates the current steering folder and digital bits operate as expected.