IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Special Section on Fundamentals and Applications of Advanced Semiconductor Devices
Verification of Stable Circuit Operation of 180nm Current Controlled MOS Current Mode Logic under Threshold Voltage Fluctuation
Masashi KAMIYANAGITakuya IMAMOTOTakeshi SASAKIHyoungjun NATetsuo ENDOH
著者情報
ジャーナル 認証あり

2011 年 E94.C 巻 5 号 p. 760-766

詳細
抄録
We have succeeded in fabricating 180nm Current Controlled MOS Current Mode Logic (CC-MCML) and verified the stable circuit operation of 180nm CC-MCML under threshold voltage fluctuations by measurement. The performance stability of the CC-MCML inverter under the fluctuations of threshold voltage of NMOS and PMOS is evaluated from the viewpoint of diminishing the bias offset voltage ΔVB. The ΔVB, that is defined as (base voltage of output waveform) - (base voltage of input waveform), is a key design parameter for differential circuit. It is shown that when the threshold voltage of NMOS fluctuates in the range of 0.53V to 0.69V, and threshold voltage of PMOS fluctuates in the range of -0.47V to -0.67V, the CC-MCML technique is able to suppress ΔVB within only 30mV, where as the conventional MCML technique caused maximum ΔVB of 1.0V. In this paper, it is verified for the first time that the fabricated CC-MCML is more tolerant against the fluctuations of threshold voltages than the conventional MCML.
著者関連情報
© 2011 The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top