IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
A Low EMI Circuit Design with Asynchronous Multi-Frequency Clocking
Jeong-Gun LEE
Author information
JOURNAL RESTRICTED ACCESS

2014 Volume E97.C Issue 12 Pages 1158-1161

Details
Abstract
In this paper, we propose a new design technique called asynchronous multi-frequency clocking for suppressing EMI at a chip design level by combining two independent EMI-suppressing approaches: multi-frequency clocking and asynchronous circuit design techniques. To show the effectiveness of our approach, a five-stage pipelined asynchronous MIPS with multi-frequency clocking has been implemented on a commercial Xilinx FPGA device. Our approach shows 11.05 dB and 5.88 dB reductions of peak EM radiation in the prototyped implementation when compared to conventional synchronous and bundled-data asynchronous circuit counterparts, respectively.
Content from these authors
© 2014 The Institute of Electronics, Information and Communication Engineers
Previous article
feedback
Top