IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
99.4% Switching Energy Saving and 87.5% Area Reduction Switching Scheme for SAR ADC
Li BINDeng ZHUNXie LIANGXiangliang JIN
著者情報
ジャーナル 認証あり

2015 年 E98.C 巻 10 号 p. 984-986

詳細
抄録
A high energy-efficiency and area-reduction switching scheme for a low-power successive approximation register (SAR) analog-to-digital converter (ADC) is presented. Based on the sequence initialization, monotonic capacitor switching procedure and multiple reference voltages, the average switching energy and total capacitance of the proposed scheme are reduced by 99.4% and 87.5% respectively, compared to the conventional architecture.
著者関連情報
© 2015 The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top