IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Bit-parallel systolic architecture for AB and AB2 multiplications over GF(2m)
Kee-Won KIM
著者情報
ジャーナル 認証あり 早期公開

論文ID: 2021ECS6006

この記事には本公開記事があります。
詳細
抄録

In this paper, we present a scheme to compute either AB or AB2 multiplications over GF(2m) and propose a bit-parallel systolic architecture based on the proposed algorithm. The AB multiplication algorithm is derived in the same form as the formula of AB2 multiplication algorithm, and an architecture that can perform AB multiplication by adding very little extra hardware to AB2 multiplier is designed. Therefore, the proposed architecture can be effectively applied to hardware constrained applications that cannot deploy AB2 multiplier and AB multiplier separately.

著者関連情報
© 2021 The Institute of Electronics, Information and Communication Engineers
feedback
Top