IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524

This article has now been updated. Please use the final version.

Design of Circuits and Packaging Systems for Security Chips (Invited)
Makoto Nagata
Author information
JOURNAL FREE ACCESS Advance online publication

Article ID: 2022CDI0001

Details
Abstract

Hardware oriented security and trust of semiconductor integrated circuit (IC) chips have been highly demanded. This paper outlines the requirements and recent developments in circuits and packaging systems of IC chips for security applications, with the particular emphasis on protections against physical implementation attacks. Power side channels are of undesired presence to crypto circuits once a crypto algorithm is implemented in Silicon, over power delivery networks (PDNs) on the frontside of a chip or even through the backside of a Si substrate, in the form of power voltage variation and electromagnetic wave emanation. Preventive measures have been exploited with circuit design and packaging technologies, and partly demonstrated with Si test vehicles.

Content from these authors
© 2023 The Institute of Electronics, Information and Communication Engineers
feedback
Top