IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
Online ISSN : 1745-1337
Print ISSN : 0916-8508
Special Section on Analog Circuit Techniques and Related Topics
SAR ADC Algorithm with Redundancy and Digital Error Correction
Tomohiko OGAWAHaruo KOBAYASHIYosuke TAKAHASHINobukazu TAKAIMasao HOTTAHao SANTatsuji MATSUURAAkira ABEKatsuyoshi YAGIToshihiko MORI
著者情報
ジャーナル 認証あり

2010 年 E93.A 巻 2 号 p. 415-423

詳細
抄録
This paper describes an algorithm for Successive Approximation Register (SAR) ADCs with overlapping steps that allow comparison decision errors (due to, such as DAC incomplete settling) to be digitally corrected. We generalize this non-binary search algorithm, and clarify which decision errors it can digitally correct. This algorithm requires more SAR ADC conversion steps than a binary search algorithm, but we show that the sampling speed of an SAR ADC using this algorithm can be faster than that of a conventional binary-search SAR ADC—because the latter must wait for the settling time of the DAC inside the SAR ADC.
著者関連情報
© 2010 The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top