IEICE Transactions on Information and Systems
Online ISSN : 1745-1361
Print ISSN : 0916-8532
Special Section on Test and Verification of VLSIs
Test Data Compression for Scan-Based BIST Aiming at 100x Compression Rate
Masayuki ARAISatoshi FUKUMOTOKazuhiko IWASAKITatsuru MATSUOTakahisa HIRAIDEHideaki KONISHIMichiaki EMORITakashi AIKYO
Author information
JOURNAL FREE ACCESS

2008 Volume E91.D Issue 3 Pages 726-735

Details
Abstract

We developed test data compression scheme for scan-based BIST, aiming to compress test stimuli and responses by more than 100 times. As scan-BIST architecture, we adopt BIST-Aided Scan Test (BAST), and combines four techniques: the invert-and-shift operation, run-length compression, scan address partitioning, and LFSR pre-shifting. Our scheme achieved a 100x compression rate in environments where Xs do not occur without reducing the fault coverage of the original ATPG vectors. Furthermore, we enhanced the masking logic to reduce data for X-masking so that test data is still compressed to 1/100 in a practical environment where Xs occur. We applied our scheme to five real VLSI chips, and the technique compressed the test data by 100x for scan-based BIST.

Content from these authors
© 2008 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top