IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A full-pipelined 2-D IDCT/IDST VLSI architecture with adaptive block-size for HEVC standard
Hong LiangHe WeifengZhu HuiMao Zhigang
著者情報
ジャーナル フリー

2013 年 10 巻 9 号 p. 20130210

詳細
抄録
High Efficiency Video Coding (HEVC) is the currently developing video coding standard beyond H.264/AVC. In this paper, a full pipelined 2-D IDCT/IDST VLSI architecture compatible with HEVC standard is presented for the first time. The proposed architecture supports adaptive block size IDCT from 4×4 to 32×32 pixels as well as IDST while keeping nearly 100% hardware utilization. Using SMIC 65nm 1P9M technology, the synthesis results show that the architecture achieves the maximum work frequency at 480MHz and the hardware cost is about 115.8K Gates. Experimental results show that the proposed architecture is able to deal with real-time HEVC IDCT/IDST of 4K×2K (4096×2048)@30fps video sequence at 171MHz in average. In consequence, it offers a cost-effective solution for the future UHDTV applications.
著者関連情報
© 2013 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top