IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Impact of the double-patterning technique on the LER-induced threshold voltage variation in symmetric tunnel field-effect transistor
Seulki ParkJu Han LeeChanghwan Shin
著者情報
ジャーナル フリー

2015 年 12 巻 12 号 p. 20150349

詳細
抄録
A symmetric tunnel field-effect transistor (S-TFET) was recently proposed as an alternative device to address power density issues, featuring steep switching characteristic and bi-directional current flow with its symmetric structure. Because 193-nm immersion lithography is paired up with double or multiple patterning techniques for further enhancement of patterning resolution, the effect of double-patterning and double-etching (2P2E)-induced gate line-edge roughness (LER) [versus single-patterning and single-etching (1P1E)] on the S-TFET is investigated with various device design parameters. Finally, an investigation is conducted on the physical reasons which give rise to the difference in the LER parameters for 2P2E and 1P1E technique.
著者関連情報
© 2015 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top