IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A low-power CMOS programmable frequency divider with novel retiming scheme
Saichandrateja RadhapuramJungnam BaeIkkyun JoTakao KiharaToshimasa Matsuoka
著者情報
ジャーナル フリー

2015 年 12 巻 6 号 p. 20141233

詳細
抄録
We propose a novel pulse-swallow programmable frequency divider with a D flip-flop for retiming. The proposed scheme reduces the critical delay path of the modulus control (MC) signal extending the MC timing margin. This enables the high-speed operation of the divider. Moreover, unlike the conventional retiming structure, the MC signal is set and reset by a single signal triggered reset circuitry to eliminate the unwanted division ratio offset and the possible malfunction of set-reset (SR) latch. Simulation results show that the proposed divider designed in 130-nm CMOS technology consumes 53 µW at 1-GHz operation frequency from a 0.7-V supply voltage. The proposed divider achieves the lowest power consumption among the previously reported dividers at GHz operations.
著者関連情報
© 2015 by The Institute of Electronics, Information and Communication Engineers
次の記事
feedback
Top