IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
HyDMA: low-latency inter-core DMA based on a hybrid packet-circuit switching network-on-chip
Zhenqi WeiPeilin LiuRongdi SunZunquan ZhouKe JinDajiang Zhou
Author information
JOURNAL FREE ACCESS

2016 Volume 13 Issue 14 Pages 20160529

Details
Abstract

With a growing number of cores integrated in a single chip, the efficiency of inter-core direct memory access (DMA) transfers has an increasingly significant impact on the overall performance of parallel applications running on network-on-chip (NoC) processors. In this paper we propose HyDMA, a low-latency inter-core DMA approach based on a hybrid packet-circuit switching NoC. With dynamic setup and lengthening of circuit channels composing of bidirectional links, HyDMA can achieve both high flexibility of packet switching and low communication latency of circuit switching for concurrent DMA transfers. Experimental results prove HyDMA exhibits high efficiency with marginal hardware overhead.

Content from these authors
© 2016 by The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top