IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Additive-calibration scheme for leakage compensation of low voltage SRAM
Chunyu PengXiangwen AnZhiting LinXiulong WuWei Hong
著者情報
ジャーナル フリー

2016 年 13 巻 18 号 p. 20160720

詳細
抄録

As the bit-line leakage increases, the performance of SRAM will decline. Especially, the read operation will even fail when the amount of the leakage reaches a critical value. In this paper, we present a new technique, called Additive Calibration (AC), which can combat the bit-line leakage problem even in low voltage. Simulation results show that the maximum tolerant bit-line leakage current of our AC scheme is increased by 45.6% compared with the previous X-calibration scheme. Thus, this method can perform at higher frequency with much lower power consumption.

著者関連情報
© 2016 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top