IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
LDO regulator with high power supply rejection at 10 MHz
Khurram JavedJeongjin Roh
Author information
JOURNAL FREE ACCESS

2016 Volume 13 Issue 24 Pages 20160665

Details
Abstract

A new high-frequency power supply rejection (PSR) improvement technique is presented for a low-dropout (LDO) regulator. The proposed technique utilizes a negative capacitance at the gate of the power transistor to enhance the PSR at high frequencies by neutralizing the effect of parasitic capacitances. The simulation results show that the LDO is able to achieve a PSR of −67.9 dB at 10 MHz.

Content from these authors
© 2016 by The Institute of Electronics, Information and Communication Engineers
Next article
feedback
Top