IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Timing monitoring paths selection for wide voltage IC
Weiwei ShanWentao DaiYouhua ShiPeng CaoXiaoyan Xiang
著者情報
ジャーナル フリー

2016 年 13 巻 8 号 p. 20160095

詳細
抄録
Wide voltage range circuit has got widespread attention where in-situ timing monitoring based adaptive voltage scaling (AVS) becomes necessary to reduce the design margin. However, the severe PVT variations across near-threshold to super-threshold cause too many critical paths to be monitored. Here activation oriented monitoring paths selection method is proposed to reduce the monitored paths for wide voltage IC. The minimum delay value of the longest activated path is found by dynamic timing analysis and set as the selection threshold. Those paths longer than this threshold by STA analysis are selected to be monitored. Applied on a 40 nm AVS System-on-Chip, it reduces the monitoring paths to only 22% of all critical paths with remarkable power gains under 0.6 V–1.1 V.
著者関連情報
© 2016 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top