IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A low-jitter BMCDR for half-rate PON systems
Dong-Hyun YoonYohan HongJae-Hun JungYoungkwon JoKwang-Hyun Baek
Author information
JOURNAL FREE ACCESS

2017 Volume 14 Issue 1 Pages 20161045

Details
Abstract

This letter presents a 2.5 Gb/s half-rate burst-mode clock and data recovery (BMCDR) with enhanced jitter performance. Compared to conventional half-rate BMCDRs, the proposed work uses a single loop gated voltage controlled oscillator (GVCO) to minimize the timing mismatch. And the GVCO has only one gated delay cell to improve jitter performances. In addition, a tri-state phase detector for digital frequency calibration is also proposed in this letter to further reduce jitter caused by the frequency offset between the input data and the GVCO free running clock. The fabricated chip in a 110 nm CMOS technology occupies the area of 0.08 mm2. The proposed BMCDR consumes 29 mW with the measured peak to peak jitter of 17.8 pspp (0.022 UIpp).

Content from these authors
© 2017 by The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top