IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A novel obstacle-aware multiple fan-out symmetrical clock tree synthesis
Meng LiuZhiwei ZhangWenqin SunDonglin Wang
著者情報
ジャーナル フリー

2017 年 14 巻 20 号 p. 20170935

詳細
抄録

Clock tree design plays a critical role in improving chip performance and affecting power. In this paper, we propose a novel symmetrical clock tree synthesis algorithm, including tree architecture planning, matching, merging, embedding and buffer insertion. Obstacle-aware placement and routing are also integrated into the algorithm flow. By using NGSPICE simulation for benchmark circuits, our skew results decrease by 17.2% while using less than 24.5% capacitance resource compared with traditional symmetrical clock tree. Further, we also validated the algorithm in ASIC design.

著者関連情報
© 2017 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top