IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A 12.5 Gbps clock and data recovery circuit with phase interpolation based digital locked loop
Gang ChenMin GongChun Deng
著者情報
ジャーナル フリー

2020 年 17 巻 20 号 p. 20200302

詳細
抄録

This paper presents a high speed dual channel 12.5 Gbps receiver for serial link communication. Each channel consists of a continuous time linear equalizer (CTLE), a novel 12.5 Gbps dual loop clock and data recovery (CDR) circuit based on phase interpolation with only simple CML and CMOS logic, which makes the design simplicity and more tolerant to process, voltage and temperature variations. A single PLL shared by the two channel CDRs generates quadrature clock phases and distributes high frequency clock to each CDR for data recovery. The 12.5 Gbps two channel receiver prototype was designed in 65-nm CMOS technology with phase interpolation based digital locked loop, occupying an active area of 1.3 mm2 and consuming a power of 300 mW from a 1.2 V power source.

著者関連情報
© 2020 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top