IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Characterization and modeling of on-chip via stacks for RF-CMOS applications
Carlos Sanabria DíazMónico Linares ArandaReydezel Torres-TorresAlejandro Díaz Sánchez
Author information
JOURNAL FREE ACCESS

2020 Volume 17 Issue 4 Pages 20190735

Details
Abstract

This work proposes an experiment-based characterization and modeling approach for interconnection channels including via stacks as vertical transitions. A daisy chain structure implemented in a 0.18 µm RFCMOS process is used for developing and verifying the validity of the proposal. The usefulness of the models is shown by assessing the impact of the vias in a practical resonant rotary traveling wave oscillator (RTWO). The oscillation frequency of the RTWO is reduced 13.7% when the via stack models are included.

Content from these authors
© 2020 by The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top