IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A low power all-digital frequency locked loop with resource-efficient frequency detector and hysteresis lock detector
Yuxiao ZhaoJin MitsugiHao Min
著者情報
ジャーナル フリー

2024 年 21 巻 20 号 p. 20240451

詳細
抄録

Trillions of Internet of Things devices require rigorous design trade-offs regarding size, cost, and energy efficiency, leading to design challenges for clock modules. This paper proposes a low-power all-digital frequency locked loop (ADFLL) featuring a digital frequency detector with minimum D-type flip-flop usage and a lock detector with hysteresis lock/unlock decision zone, suitable for system-on-chip applications. The ADFLL is verified in the field-programmable gate arrays (FPGA) and is implemented as an on-chip clock generator in a radio frequency identification tag using 130nm CMOS technology with 0.185×0.26mm2 size. The generated clock has ±0.25% frequency accuracy with good temperature and process robustness.

著者関連情報
© 2024 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top