IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Performance optimization to alleviate I/O constraints in designing large FPGA shifters
Zahid A. SyedAfzel Noore
著者情報
ジャーナル フリー

2008 年 5 巻 1 号 p. 29-34

詳細
抄録
This paper presents a novel design of large shift registers to overcome the problem of I/O pin bottleneck typically encountered in FPGA implementation. The proposed design uses an embedded logic recursively to decompose and synthesize the shifter operations. Compared to the conventional logic shifter, barrel shifter, and logarithmic shifter designs, the proposed approach reduces the number of I/O pins by at least 89%, and increases the available logic slices by 215%. The performance of the design is optimized by using a hybrid clocking scheme and is easily extended to multi-chip FPGA implementation.
著者関連情報
© 2008 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top