IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A hierarchical and parallel SoC architecture for vision procesor
Kuizhi MeiBin ZhangChenyang Ge
Author information
JOURNAL FREE ACCESS

2009 Volume 6 Issue 19 Pages 1380-1386

Details
Abstract

This paper presents a hierarchical and parallel SoC (System on Chip) architecture for vision processor. The vision computing is divided into 3 task level parallel computing modules, which are vision decision, feature reorganization (or pattern generation), feature extraction. In the proposed architecture, there are two separately buses to integrate the 3 computing modules, and also the new interrupt for RISC processor to implement the synchronization between the hardware modules and software. The human-face detecting and tracking application demo has been mapped on the proposed architecture and verified on the FPGA. Architecture performance is also analyzed to show the proposed is more suitable for vision applications with higher image resolution.

Content from these authors
© 2009 by The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top