IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Three-dimensional ultrasonic imaging operation using FPGA
Keiichi SatohJubee TadaYasutaka Tamura
著者情報
ジャーナル フリー

2009 年 6 巻 2 号 p. 84-89

詳細
抄録
The feasibility of three-dimensional (3D) ultrasound imaging methods that involve computations depends on the performance of a computing system, which requires high-speed image reconstruction. Therefore, we examine the hardware (HW) implementation of the algorithm utilizing a field-programmable-gate-array (FPGA). Subsequently, we analyze the critical path delay of the HW and reduce the delay by modifying the architecture using FPGA resources to increase the maximum frequency.
This paper presents a HW implementation approach for performing 3D ultrasound imaging.
著者関連情報
© 2009 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top