IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
An integrated mapping table for hybrid FTL with fault-tolerant address cache
Jung-Wook ParkSeung-Ho ParkGi-Ho ParkShin-Dug Kim
著者情報
キーワード: NAND flash, FTL, Cache
ジャーナル フリー

2009 年 6 巻 7 号 p. 368-374

詳細
抄録
Hybrid mapping technique is one of the most popular FTL (flash translation layer) mechanisms that perform flash address mapping efficiently. As the amount of flash storage grows, entire mapping tables for FTL cannot be loaded into the fast SRAM and physical page addresses are stored in the spare area. In such schemes, a page address cache is usually applied to decrease spare area searching time. However, significant amount of data information should be abandoned even if only a few cached addresses are lost by any power failure.
The proposed method provides a table management scheme for hybrid mapping with its associated page address cache that can recover any lost data. Entire tables are integrated into the proposed map block, stored in a part of flash storage. The proposed table management scheme integrates various meta-data into a single hybrid map block which contains entire physical page table. The initial scan on this map block can generate various meta-data tables. Finally, the simulation results with general PC workload shows that, the proposed address cache shows miss rates below 1%.
著者関連情報
© 2009 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top