IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A high CMRR low power fully differential Current Buffer
Seyed Javad AzhariLeila Safari
著者情報
ジャーナル フリー

2010 年 7 巻 11 号 p. 765-771

詳細
抄録
In this paper a low power fully differential current buffer is introduced which performs high CMRR exploiting a novel method to alleviate common mode gain. The proposed current buffer is designed and simulated with HSPICE in 0.18µm CMOS process and supply voltage of ±0.75V. The simulation results show an 8.48Ω input resistance, 98dB CMRR, 369MHz bandwidth and power dissipation of 135µW. The corner case simulation has been done which shows an acceptable performance for the proposed buffer in all situations. The proposed circuit tends to be the fundamental block of a new family of electronic differential topologies greatly capable to be much further improved and utilized.
著者関連情報
© 2010 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top