IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Efficient realization of reconfigurable FIR filter using the new coefficient representation
K. D. SadeghipourA. Abbaszadeh
著者情報
ジャーナル フリー

2011 年 8 巻 12 号 p. 902-907

詳細
抄録
In this paper, efficient reconfigurable finite-impulse response (FIR) filter architecture is presented based on a new coefficient representation method. The proposed binary signed subcoefficient method increases the common subexpressions and decrease the hardware usage and complexity. FPGA synthesis results of the designed two reconfigurable FIR filter architectures show that 33% and 27% reductions in the resources usage are achievable over the previously reported two state of the art reconfigurable architectures.
著者関連情報
© 2011 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top