IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Area-delay efficient arithmetic Mixed-Radix Conversion for Fermat moduli
Anne B. O'DonnellChris J. BleakleySeamas McGettrick
著者情報
ジャーナル フリー

2011 年 8 巻 13 号 p. 1040-1046

詳細
抄録
Mixed Radix Conversion is an essential feature of error detection and correction in Redundant Residue Number Systems. Fermat numbers are a popular choice as moduli in these systems. However, Fermat numbers are typically implemented using Diminished-1 arithmetic which necessitates special consideration of zero in arithmetic operations. Furthermore, the sequential nature of Mixed Radix Conversion leaves it prone to considerable delay due to carry propagation in adders at each stage. In this paper, Diminished-1 arithmetic in carry save form is used to give significant reductions in area and delay compared to previously proposed hardware architectures. The percentage area reduction was found to range from 13% to 41% and that of delay from 19% to 49% for bit widths from 8 to 28bits.
著者関連情報
© 2011 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top