IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A low-power/high-resolution dual-mode analog-to-digital converter for wireless sensor applications
Jae Joon KimChang-Hyuk ChoKwan-Yeob ChaeSangjin Byun
著者情報
ジャーナル フリー

2011 年 8 巻 20 号 p. 1730-1735

詳細
抄録
A successive approximation register (SAR) analog-to-digital converter (ADC) with an integrating resolution booster (IRB) is proposed and experimentally verified to provide the capability of dual-mode operation, that is, low-power and high-resolution modes. This dual-mode architecture corresponds to a kind of hybrid ADC architecture, combining a low-power SAR ADC and a high-resolution integrating-type ADC together. A prototype ADC design is fabricated in a 0.18µm CMOS process, and its dual-mode operation is experimentally verified. The total power consumption in the low-power mode was only 8µW with the resolution of 6bits, and the high-resolution mode achieved an additional resolution of 4bits by activating the IRB, consuming the instant power of 380µW.
著者関連情報
© 2011 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top