IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A novel adder cell for ultra low voltage, ultra low power networks in nanoscale VLSI circuits
Gholamreza KarimiOmid Sadeghi
著者情報
ジャーナル フリー

2011 年 8 巻 7 号 p. 478-483

詳細
抄録
A novel full adder cell is designed so that it can overcome the challenges of circuit design in deep submicron (DSM) technology. The proposed adder cell utilizes multiplexing control input techniques (MCIT) for the sum operation and uses a new arrangement of pass transistors for carry operation. The adder is then used in an 8×8bit Braun-array multiplier to show its performance. The layout of multiplier is simulated in 32nm CMOS technology by Microwind31 (MW31) VLSI CAD TOOL. Simulated results show that our circuit operates properly in nanoscale and has a very small area.
著者関連情報
© 2011 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top