IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
A multi-cycle fixed point square root module for FPGAs
Fernando Martin del CampoAlicia Morales-ReyesRoberto Perez-AndradeRene CumplidoAldo G. Orozco-LugoClaudia Feregrino
著者情報
ジャーナル フリー

2012 年 9 巻 11 号 p. 971-977

詳細
抄録
This paper presents a module that solves the square root by obtaining a number of more significant bits from a look-up table as an approximate root. A set of possible roots are then appended and squared for comparison to the original radicand, finely tuning the calculation. The module stops as soon as it finds an exact root, therefore not all entries take the same number of cycles, reducing the number of iterations required for full resolution. The proposed FPGA module overcomes a Xilinx’s logiCORE IP in terms of resources utilization and in several cases latency due to its flexible structure configuration.
著者関連情報
© 2012 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top