IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A 3.5mW 5µsec settling time dual-band fractional-N PLL synthesizer
Jun Gyu LeeShoichi Masui
著者情報
ジャーナル フリー

2012 年 9 巻 4 号 p. 307-313

詳細
抄録
We explore a dual-band fractional-N PLL synthesizer with 3.5mW, 5µsec settling time and 15µsec start-up time in 0.18µm CMOS technology. The power consumption is minimized through the design efforts in LC-VCO design to maximize the quality factor of an integrated inductor up to 6.1 at 866MHz and minimize the VCO gain by a capacitor tuning technique with an on-chip nonvolatile memory and the proper choice of varactor. Measured results of a prototype fractional-N PLL satisfy the required settling and start-up times, and indicate that the phase noises at 10kHz and 100KHz offset are -108.7dBc/Hz and -98.3dBc/Hz, respectively, and the reference spurious level is -81.6dBc.
著者関連情報
© 2012 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top