IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Bit parallel - iterative circuit for robotic application
Pitchandi VelrajkumarC. SenthilpariG. RamanamurthyEK Wong
著者情報
ジャーナル フリー

2012 年 9 巻 6 号 p. 443-449

詳細
抄録
The real time anticipation of robotic task is important in finding and correcting the error in CPU of robot, which may designed using by bit parallel-iterative CORDIC circuit. This paper proposed pass transistor logic based multiplexer, register, full adder and basic logic gates that are implemented into bit parallel-iterative CORDIC basic circuits. The circuits are designed using by DSCH2 CAD tool and layout are generated by microwind 3 CAD tool. The parameter analysis done by BSIM4 analyzer. The CPL CORDIC circuit is compared with conventional and CMOS CORDIC circuits that give better performance in terms of speed, power consumption and area. The analyses are extended to Fast Fourier Transformation (FFT).
著者関連情報
© 2012 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top