IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A 6-bit 1 GS/s DAC using an area efficient switching scheme for gradient-error tolerance
Haonan WangYufeng YaoTao WangHui WangYuhua Cheng
著者情報
キーワード: DAC, switching scheme, gradient error
ジャーナル フリー 早期公開

論文ID: 10.20130328

この記事には本公開記事があります。
詳細
抄録
This paper presents a 6-bit current-steering DAC fabricated in 65nm digital CMOS process. In order to compensate for the systematic errors on the current sources, a novel switching scheme is proposed which can theoretically cancel out linear and quadratic gradient errors. Its implementation only requires reasonable number of current sources without increasing in the design complexity. The measured DNL and INL are 0.012LSB and 0.023LSB respectively. At the sampling rate of 1GS/s, 5.9bit ENOB and 51.4dB SFDR at Nyquist frequency are achieved.
著者関連情報
© 2013 by The Institute of Electronics, Information and Communication Engineers
feedback
Top