IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

This article has now been updated. Please use the final version.

A low latency semi-systolic multiplier over GF(2m)
Kee-Won KimSeung-Hoon Kim
Author information
JOURNAL FREE ACCESS Advance online publication

Article ID: 10.20130354

Details
Abstract
A finite field multiplier is commonly used in implementations of cryptosystems and error correcting codes. In this paper, we present a low latency semi-systolic multiplier over GF(2m). We propose a finite field multiplication algorithm to reduce latency based on parallel computation. The proposed multiplier saves at least 31% time complexity as compared to the corresponding existing structures.
Content from these authors
© 2013 by The Institute of Electronics, Information and Communication Engineers
feedback
Top