IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Design of low-power clock generator synchronized with AC power for adiabatic dynamic CMOS logic
Seung-Il ChoSeong-Kweon KimTomochika HaradaMichio Yokoyama
著者情報
ジャーナル フリー 早期公開

論文ID: 10.20130716

この記事には本公開記事があります。
詳細
抄録
To reduce the power dissipation in conventional CMOS logic and to maintain adiabatic charging and discharging with low power for the adiabatic dynamic CMOS logic (ADCL), the clock signal of logic circuits should be synchronized with the AC power source. In this paper, the low-power clock generator synchronized with the AC power signal is proposed for ADCL system. From the simulation result, summation of power consumption of the designed wave shaping circuit (WSC) and asymmetry duty ratio divider (ADD) was estimated with approximately 1.197uW and 23.07uW at 30kHz and 100MHz, respectively.
著者関連情報
© 2013 by The Institute of Electronics, Information and Communication Engineers
feedback
Top