IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Capacitance driven Clock Mesh Synthesis to minimize skew and power dissipation
John ReubenMohammed Zackriya. VSalma NashitHarish M Kittur
著者情報
ジャーナル フリー 早期公開

論文ID: 10.20130850

この記事には本公開記事があります。
詳細
抄録
Tree driven mesh is gaining popularity as a viable method to distribute clock with minimum skew in Deep Sub Micron (DSM) technology. In the design of the leaf level mesh, the density of the mesh at various parts of the chip is a crucial factor which decides the clock skew and power dissipated in the mesh. We propose a capacitance driven mesh formation methodology which forms a minimum wire length, non-uniform mesh when compared to the traditional skew-driven mesh. After connecting the sinks to the mesh by a combination of Steiner tree and stubs, appropriately sized buffers are placed at optimal locations such that skew and power dissipation are minimized. When our algorithms were tested on ISPD2010 benchmarks, the power dissipated in the mesh was found to be 25% lesser and the skew was 32% to 45% lesser than the skew driven mesh.
著者関連情報
© 2013 by The Institute of Electronics, Information and Communication Engineers
feedback
Top