IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Mitigation of process variation effect in FPGAs with partial rerouting method
Zhenyu GuanJustin S. J. WongSumanta ChaudhuriGeorge ConstantinidesPeter Y. K. Cheung
著者情報
キーワード: FPGA, process variation, routing
ジャーナル フリー 早期公開

論文ID: 11.20140011

この記事には本公開記事があります。
詳細
抄録

In this paper, the FPGA routing process is explored to mitigate and take advantage of the effect of delay variability due to process variation. A new method called partial rerouting is proposed in this paper to improve the timing performance based on process variation and reduce the execution time. By only rerouting a small number of critical and near-critical paths, about 6.3% timing improvement can be achieved by partial rerouting method. At the same time, partial rerouting can speed up the routing process by 9 times compared with full chipwise with 100 target FPGAs (variation maps). Moreover, the partial rerouting enables a trade-off between product yield and routing speed.

著者関連情報
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top