IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

This article has now been updated. Please use the final version.

Radix-16 Booth Multiplier Using Novel Weighted 2-stage Booth Algorithm
Hyunpil KimSangook MoonYongsurk Lee
Author information
JOURNAL FREE ACCESS Advance online publication

Article ID: 11.20140407

Details
Abstract
In this study, we propose a radix-16 Booth multiplier using a novel weighted 2-stage Booth algorithm. Most conventional multipliers utilize radix-4 Booth encoding because a higher radix increases encoder complexity. To resolve this problem, we propose the weighted 2-stage Booth algorithm. The synthesis results show that the multiplier using the proposed algorithm achieves better power-delay products than those achieved by conventional Booth multipliers. We believe that the proposed Booth algorithm can be broadly utilized in general processors as well as digital signal processors, mobile application processors, and various arithmetic units that use Booth encoding.
Content from these authors
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top