IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

This article has now been updated. Please use the final version.

A fast low power window-opening logic for high speed SAR ADC
Yuxiao LuChaojie FanLu SunZhe LiJianjun Zhou
Author information
JOURNAL FREE ACCESS Advance online publication

Article ID: 11.20140454

Details
Abstract
A new window-opening low-power area-efficient switching logic for high speed successive approximation register (SAR) analog-to-digital converter (ADC) is proposed in this paper. Unlike conventional SAR logic based on the shift register, the window-opening scheme minimizes the delay by putting the comparator results almost directly to DAC, and utilizes domino-based structure to reduce the capacitive load for comparator. According to pre-layout simulation in 65nm CMOS technology, a 10bit 100MS/s SAR ADC with the new logic achieves a logic delay of 73ps including DAC buffer delay, which is much lower than most SAR ADC.
Content from these authors
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top