IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Scalable Design of Microprogrammed Digital FIR Filter for Sensor Processing Subsystem
Mohammed S. BenSalehSyed Manzoor QasimAbdullah A. AlJuffriAbdulfattah M. Obeid
著者情報
ジャーナル フリー 早期公開

論文ID: 11.20140474

この記事には本公開記事があります。
詳細
抄録
In this letter, a novel scalable and modular design of direct form sequential finite impulse response (FIR) filter using microprogrammed control unit is proposed that can be efficiently realized in field programmable gate array (FPGA) or application specific integrated circuit (ASIC). The proposed design is suitable for sensor processing subsystem used in wireless sensor network (WSN) nodes. This is demonstrated by evaluating a sample 4-tap FIR filter on various FPGA platforms and ASIC technologies. The evaluation result shows good area/power efficiency and flexibility by using microprogrammed architecture for such applications.
著者関連情報
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top