IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Efficient systolic modular multiplier/squarer for fast exponentiation over GF(2m)
Se-Hyu ChoiKeon-Jik Lee
著者情報
ジャーナル フリー 早期公開

論文ID: 12.20150222

この記事には本公開記事があります。
詳細
抄録
Using the concept of common components, this letter shows that field multiplication and squaring over GF(2m) can be efficiently combined, with little hardware overhead. The analysis results show that about 39.23% area-time (AT) complexity is improved when we employ the combined systolic multiplier/squarer instead of implementing the multiplier and the squarer separately in the least significant bit (LSB)-first exponentiation. The proposed architecture features regularity, unidirectional data flow, and local interconnection, and thus is well suited to VLSI implementation.
著者関連情報
© 2015 by The Institute of Electronics, Information and Communication Engineers
feedback
Top