IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A novel digital phase interpolation control for clock and data recovery circuit
Huihua LiuLei LiPing LiJun Zhang
著者情報
ジャーナル フリー 早期公開

論文ID: 12.20150617

この記事には本公開記事があります。
詳細
抄録
In this express, we present a new architecture of digital phase interpolation (PI) controller with clock and data loops, which can greatly reduce the jitter of recovery clock by reducing the probability of the coarse phase jumping and interpolating among several fine phases. A demo design was implemented using 0.13μm CMOS technology for verification, and the simulation results demonstrate that the recovered clock of the presented architecture has a peak to peak jitter no more than 29ps under 2.5Gbps received data, which shows no coarse phase dithering happening. The area of this proposed PI controller is only 0.1mm2.
著者関連情報
© 2015 by The Institute of Electronics, Information and Communication Engineers
feedback
Top