IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A Universal Automatic On-Chip Measurement of FPGA's Internal Setup and Hold Times
Yuanlong XiaoJian WangJinmei Lai
著者情報
ジャーナル フリー 早期公開

論文ID: 13.20160810

この記事には本公開記事があります。
詳細
抄録

This paper focuses on testing the setup/hold times of the internal elements in FPGAs. Using only the existing on-chip resources, this method is quite universal and low-cost for testing modern FPGAs. One clock signal is used as data input and its relationship with the other clock is directly adjusted by PLL or DCM. Global clock network is employed to transmit signals to get minimum skew and maximum flexibility. The on-chip Self-Controller detects the results according to pass probabilities automatically. This automatic method is implemented in real FPGAs. The experiments show that this method can measure setup/hold times of different elements in the FPGAs correctly: the standard deviation is 4.3ps and the resolution is 13ps for Xilinx Virtex-4 and Virtex-5.

著者関連情報
© 2016 by The Institute of Electronics, Information and Communication Engineers
feedback
Top