IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A Lightweight Implementation of the Tav-128 Hash Function
Honorio MartinPedro Peris LopezEnrique San MillanJuan E. Tapiador
著者情報
ジャーナル フリー 早期公開

論文ID: 14.20161255

この記事には本公開記事があります。
詳細
抄録

In this article we discuss the hardware implementation of a lightweight hash function, named Tav-128 [1], which was purposely designed for constrained devices such as low-cost RFID tags. In the original paper, the authors only provide an estimation of the hardware complexity. Motivated for this, we describe both an ASIC and an FPGA-based implementation of the aforementioned cryptographic primitive, and examine the performance of three architectures optimizing different criteria: area, throughput, and a trade-off between both of them.

著者関連情報
© 2017 by The Institute of Electronics, Information and Communication Engineers
feedback
Top