IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Analytical inverter chain's delay and its variation model for sub-threshold circuits
Jingjing GUOJizhe ZHUMin WANGJianxin NIEXinning LIUWei GEJun YANG
著者情報
ジャーナル フリー 早期公開

論文ID: 14.20170390

この記事には本公開記事があります。
詳細
抄録

Sub-threshold circuit is a promising circuit design style for IoT application. This paper concentrated on the delay model based on the transient current model in the sub-threshold region. In order to deduce the path delay model, two ways are adopted, which are the coupling capacitance equivalence and the output waveform equivalence. The distribution of path delays is rigidly proven to be lognormal distribution in the sub-threshold region. Considering different supply voltages, cell driven strengths and load capacitances, the proposed model is also validated by Monte Carlo Spice simulation under SMIC 40nm CMOS process. Experiments show that proposed model agrees with MC simulation results with error 0.448% under the condition of 0.4V and 99.7% probability, which proves the feasibility of the model.

著者関連情報
© 2017 by The Institute of Electronics, Information and Communication Engineers
feedback
Top