IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Analytical inverter chain’s delay and its variation model for sub-threshold circuits
Jingjing GuoJizhe ZhuMin WangJianxin NieXinning LiuWei GeJun Yang
著者情報
ジャーナル フリー

2017 年 14 巻 11 号 p. 20170390

詳細
抄録

Sub-threshold circuit is a promising circuit design style for IoT application. This paper concentrated on the delay model based on the transient current model in the sub-threshold region. In order to deduce the path delay model, two ways are adopted, which are the coupling capacitance equivalence and the output waveform equivalence. The distribution of path delays is rigidly proven to be lognormal distribution in the sub-threshold region. Considering different supply voltages, cell driven strengths and load capacitances, the proposed model is also validated by Monte Carlo Spice simulation under SMIC 40 nm CMOS process. Experiments show that proposed model agrees with MC simulation results with error 0.448% under the condition of 0.4 V and 99.7% probability, which proves the feasibility of the model.

著者関連情報
© 2017 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top