IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Dynamic LLR scheme based on EM algorithm for LDPC decoding in NAND flash memory
Junli PengQi WangXiang FuZongliang Huo
著者情報
ジャーナル フリー 早期公開

論文ID: 14.20170820

この記事には本公開記事があります。
詳細
抄録

A dynamic log-likelihood ratio (DLLR) scheme based on expectation-maximization (EM) algorithm for the decoding of low-density parity-check (LDPC) codes in NAND flash memory is proposed. When LDPC soft decoding fails, the DLLR scheme employs the EM algorithm to estimate the parameters of the threshold voltage distribution of NAND flash memory, and then recalculates the LLR values for decoding. Simulation results show that the proposed scheme can significantly improve the error correcting performance of LDPC soft decoding in NAND flash memory.

著者関連情報
© 2017 by The Institute of Electronics, Information and Communication Engineers
feedback
Top