IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Efficient bit-parallel systolic architecture for multiplication and squaring over GF(2m)
Kee-Won KimSeung-Hoon Kim
著者情報
ジャーナル フリー 早期公開

論文ID: 14.20171195

この記事には本公開記事があります。
詳細
抄録

In this letter, we propose a parallel-in parallel-out systolic array for concurrently computing multiplication and squaring over GF(2m). For m ≥ 400, the proposed bit-parallel systolic array can save about 50% time complexity as compared to the corresponding existing structure. The proposed array can be used as a core circuit for various applications. Also our architecture is well suited to VLSI implementation as well.

著者関連情報
© 2017 by The Institute of Electronics, Information and Communication Engineers
feedback
Top