IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

An Efficient Background Timing Skew Calibration Technique for Time-Interleaving Analog-to-Digital Converters
Yu CaoPeng MiaoFei LiHuan Wang
著者情報
ジャーナル フリー 早期公開

論文ID: 16.20190352

この記事には本公開記事があります。
詳細
抄録

An efficient background timing skew calibration algorithm is proposed in this article, which detects the sampling time mismatches in time-interleaving analog-to digital converter (TIADC) by estimating the skew-related errors with a reference channel and aligns the sampling edge of each sub-ADC to that of the reference channel by analog variable-delay lines in the negative feedback loop. Compared with conventional background calibration methods based on complex algorithms or serious input restrictions, the proposed technique detects timing skews by only negligible hardware consisting of simple digital blocks and is applicable for a wide range of input including completely random signals. The detailed theoretical analysis and sufficient simulated results revealed that this algorithm is not sensitive to some non-ideal components in actual circuits like mismatches between channels or jitters in clock circuits, which verifies the practicability and robustness of this method.

著者関連情報
© 2019 by The Institute of Electronics, Information and Communication Engineers
feedback
Top