IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A Congestion-aware Hybrid SRAM and STT-RAM Buffer Design for Network-on-Chip Router
Jinzhi LaiJueping CaiJie Chu
著者情報
ジャーナル フリー 早期公開

論文ID: 19.20220078

この記事には本公開記事があります。
詳細
抄録

Network-on-chip (NoC) offers a scalable and flexible communication infrastructure for many-cores systems. Buffers in router is used for fine-grain flow control and Quality of Service (QoS), yet it is the major contributor of area and power consumption. In this paper, we propose a hybrid buffer design with SRAM and Spin-Torque Transfer Magnetic RAM (STT-RAM) for NoC router leveraging a novel architecture combined Virtual Channel (VC) and Virtual Output Queuing (VOQ) to store congested and uncongested flow separately. Experiments demonstrates that the proposed scheme can achieve 11.8% network performance improvement and 32.9% power saving with only 8.2% area overhead degradation compared to conventional SRAM based buffer design.

著者関連情報
© 2022 by The Institute of Electronics, Information and Communication Engineers
feedback
Top